超低功耗iCE40 HX系列架構圖分析_第1頁
超低功耗iCE40 HX系列架構圖分析_第2頁
超低功耗iCE40 HX系列架構圖分析_第3頁
超低功耗iCE40 HX系列架構圖分析_第4頁
超低功耗iCE40 HX系列架構圖分析_第5頁
全文預覽已結束

下載本文檔

版權說明:本文檔由用戶提供并上傳,收益歸屬內容提供方,若內容存在侵權,請進行舉報或認領

文檔簡介

超低功耗iCE40HX系列架構圖分析lattice公司的iCE40HX超低功耗mobileFPGA系列,和其它任何的CPLD或FPGA器件相比,可提供最低的靜態和動態功耗,大約640到7680個邏輯單元和觸發器,每個器件包含8到32個RAM區塊,每個區塊有4Kb存儲,用于數據存儲和緩沖,特別適合對成本敏感和量大的應用。本文介紹了iCE40HX系列主要特性,iCE40HX系列架構圖,主要產品和特性,以及iCEblink40iCE40HX1K評估板主要特性,電路圖,主要元件清單和PCB元件布局圖。TheLatticeSemiconductoriCE40LP-SeriesandHX-SeriesprogrammablelogicfamilyaredesignedtodelivertheloweststaticanddynamicpowerconsumptionofanycomparableCPLDorFPGAdevice.iCE40FPGAsaredesignedspecificallyforcost-sensitive,high-volumeapplications.iCE40FPGAarefullyuser-programmableandcanself-configurefromaconfigurationimagestoredinon-chip,nonvolatileconfigurationmemory(NVCM)orstoredinanexternalcommoditySPIserialFlashPROMordownloadedfromanexternalprocessoroveranSPI-likeserialport.iCE40componentsdeliverfromapproximately640to7,680logiccellsandflip-flopswhileconsumingafractionofthepowerofcomparableprogrammablelogicdevices.EachiCE40deviceincludes8to32RAMblocks,eachwith4Kbitsstorage,foron-chipdatastorageanddatabuffering.EachiCE40deviceconsistsoffiveprimaryarchitecturalelements.AnarrayofProgrammableLogicBlocks(PLBs)

EachPLBcontainseightLogicCells(LCs);eachLogicCellconsistsof…Afast,four-inputlook-uptable(LUT4)capableofimplementinganycombinationallogicfunctionofuptofourinputs,regardlessofcomplexityA‘D’-typeflip-flopwithanoptionalclock-enableandset/resetcontrol

Fastcarrylogicacceleratesarithmeticfunctions:adders,subtracters,comparators,andcounters.Commonclockinputwithpolaritycontrol,clock-enableinput,andoptionalset/resetcontrolinputtothePLBissharedamongalleightLogicCells

Two-port,4KbitRAMblocks(RAM4K)256x16defaultconfiguration;selectabledatawidthusingprogrammablelogicresourcesSimultaneousreadandwriteaccess;idealforFIFOmemoryanddatabufferingapplicationsRAMcontentspre-loadableduringconfiguration

FourI/Obankswithindependentsupplyvoltage,multipleProgrammableInput/Output(PIO)blocks

LVCMOSI/OstandardsandLVDSoutputssupportedinallbanks

I/OBank3supportsadditionalLVDS,andSubLVDSI/OstandardsOneortwoPhase-LockedLoops(PLL)

Verylowpower

ClockmultiplicationanddivisionPhaseshiftinginfixed90°incrementsStaticordynamicphaseshiftingProgrammableinterconnectionsbetweenallprogrammablelogicfunctions

Eightdedicatedlow-skew,high-fanoutclockdistributionnetworksiCE40HX系列主要特性:圖1.iCE40HX系列架構圖和特性iCE40HX超低功耗可編程邏輯系列主要產品和特性:TheHX-SeriesoftheiCE40?“LosAngeles”mobileFPGA?familyisidealfortabletapplications.Designersofhandheld,battery-basedconsumerproductshavelongawaitedaprogrammablelogicsolutionthatdeliversdesignflexibilityandfasttime-to-marketbenefitscoupledwithfeaturesthataddresstheirpower,logiccapacity,cost,andsmallformfactorrequirements.Thissolution,previouslyunattainablebyotherFPGAsuppliers,isnowprovidedbyLattice’sultra-lowpowermobileFPGAdevices.UtilizingthemobileFPGAplatform,mobiledesignerscanquicklybringnewfeaturesandcustomfunctionalitytomarketwiththeirveryownCustomMobileDevice.DesignerscanachievethisbyeitherusingstateoftheartdevelopmentsoftwareorbyutilizingLattice’sdesignservices.KeyFeaturesIdealforsensormanagementfunctionsincludinginterruptfiltering,interruptaggregation,autopollingBatteryinsertionandaudioinsertiondetectionwithhighspeedcomparatorsSupportMIPISLIMbusInterfaceHighspeedLVDSchannelsupto525MbpsperchannelHighdefinitionvideosupport:HD720p@60Hz,HD1080p@30HzSupportsMIPIDBIandMIPIDPIvideointerfacestandardsHighSpeedUSB2.0hostanddevicecontrollerssupportingULPIandUTMIinterfacesIdealfor3DsolutionsPCBfriendlyfootprintpackagesFabricatedonadvanced40nmstandardCMOSprocess50%fasterthaniCE65?devicesUltra-lowpowerconsumptionUltra-smallfootprintpackagesWorld’sfirst2.5x2.5mm,0.4mmpitchballgridarray2Xlogiccapacitypermm2overiCE65Upto2phase-lockedloopssupportingdualoutputsFlexibleblockRAMiCEblink40iCE40HX1K評估板ThisguidedescribeshowtobeginusingtheiCEblink40EvaluationKit,aneasy-to-useplatformforrapidlyprototyp-ingdesignsusingtheiCE40mobileFPGA?。iCEblink40iCE40HX1K評估板主要特性:?High-performance,low-poweriCE40HX1KmobileFPGA?USBprogramming,debugging,virtualI/Ofunctions,andpowersupply?FouruserLEDs?Fourcapacitive-touchbuttons?3.3MHzclocksource?1MbitSPIserialconfigurationPROM?SupportedbyLatticeiCEcube2?designsoftware?68LVCMOS/LVTTL(3.3V)digitalI/Oconnectionson0.1”th

溫馨提示

  • 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯系上傳者。文件的所有權益歸上傳用戶所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網頁內容里面會有圖紙預覽,若沒有圖紙預覽就沒有圖紙。
  • 4. 未經權益所有人同意不得將文件中的內容挪作商業或盈利用途。
  • 5. 人人文庫網僅提供信息存儲空間,僅對用戶上傳內容的表現方式做保護處理,對用戶上傳分享的文檔內容本身不做任何修改或編輯,并不能對任何下載內容負責。
  • 6. 下載文件中如有侵權或不適當內容,請與我們聯系,我們立即糾正。
  • 7. 本站不保證下載資源的準確性、安全性和完整性, 同時也不承擔用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。

評論

0/150

提交評論